資料介紹
Table of Contents
ADP5589 Pmod Xilinx FPGA Reference Design
Introduction
The ADP5589 is a 19 I/O port expander with built-in keypad matrix decoder, programmable logic, reset generator and PWM generator. This reference design allows full programming of the device, and also includes Keypad Decoder Test Mode and Key Lock/Unlock Feature.
HW Platform(s):
Quick Start Guide
The bit file provided in the project *.zip file combines the FPGA bit file and the SDK elf files. It may be used for a quick check on the system. All you need is the hardware and a PC running a UART terminal and the programmer (IMPACT).
Required Hardware
Required Software
- Xilinx ISE 14.4 (Programmer (IMPACT) is sufficient for the demo and is available on Webpack).
- A UART terminal (Tera Term/Hyperterminal), Baud rate 115200 for the Avnet LX-9 Microboard and ZedBoard or 9600 for the Digilent Nexys?3 Board.
Running Demo (SDK) Program
If you are not familiar with LX9 and/or Xilix tools, please visit
products/boards-and-kits/AES-S6MB-LX9.htm for details.
If you are not familiar with Nexys?3 and/or Xilix tools, please visit
http://www.digilentinc.com/Products/Detail.cfm?NavPath=2,400,897&Prod=NEXYS3 for details.
If you are not familiar with ZedBoard and/or Xilix tools, please visit
http://www.em.avnet.com/en-us/design/drc/Pages/Zedboard.aspx for details.
Avnet LX9 MicroBoard Setup
Extract the project from the archive file (ADP5589_
To begin, connect the PmodKYPD to J1 connector of PmodIOXP. After that, connect the PmodIOXP board to J4 connector of LX9 board, pins 3 to 6 (see image below). You must use the extension cable provided, otherwise the I2C Interface will not work. . Connect the USB cable from the PC to the USB-UART female connector of the board for the UART terminal. The board will be programmed through its USB male connector.
Digilent Nexys?3 Spartan-6 FPGA Board
Extract the project from the archive file (ADP5589_
To begin, connect the PmodKYPD to J1 connector of PmodIOXP. After that, connect the PmodIOXP board to JA connector of Nexys?3 board, pins JA3 to JA6 (see image below). You must use the extension cable provided, otherwise the I2C Interface will not work. Connect the USB cables from the PC to the board, one for programming (Digilent USB device) and one for the UART terminal (FT232R USB UART).
Avnet ZedBoard
To begin, connect the PmodIOXP to JC1 connector of ZedBoard (see image below). You can use an extension cable for ease of use. Connect the USB cables from the PC to the board, one for programming (Digilent USB device) and one for the UART terminal (FT232R USB UART).
FPGA Configuration for Nexys3 and LX-9 MicroBoard
Start IMPACT, and double click “Boundary Scan”. Right click and select Initialize Chain. The program should recognize the Spartan 6 device (see screenshot below). Start a UART terminal (set appropiate baud rate) and then program the device using the bit file provided in the project *.zip archive, located in the “sw” folder (../adp5589/sw/ADP5589.bit).
FPGA Configuration for ZedBoard
Run the download.bat script from the “../bin” folder downloaded from the github (see the links in the download section of the wiki page). The script will automatically configure the ZYNQ SoC and download the *.elf file afterwards.
If the download script fails to run, modify the Xilinx Tools path in download.bat to match your Xilinx Installation path.
If programming was successful, you should be seeing messages appear on the terminal window as shown in figures below. After programming the ADP5589 device, the program will display initialization messages, and afterwards it will enter Key Decoder Test Mode. In this mode, you can press any key on the PmodKYPD, and it will be displayed on the UART along with the corresponding event (press/release). Pressing the [F] key will exit Key Decoder Test Mode. Next the program will Lock the keypad. Unlocking it requires the combination [1] [A].
Using the reference design
Functional Description
The reference design is a simple I2C interface for the ADP5589. The software programs the device, monitors and reports events, locks or unlocks the keypad. It can also be programmed to generate a PWM signal or implement simple digital logic. The information is displayed on a UART terminal.
The hardware I2C access allows reading or writing of any ADP5589 registers via the address, write and read data registers.
PmodIOXP must be connected to J4 using the extension cable provided.
When decoding the PmodKYPD pay attention to the fact that:
- ROW1 to ROW4 are seen by the ADP5589 as C3 to C0.
- COL4 to COL1 are seen by the ADP5589 as R3 to R0.
UART must be set to 115200 Baud Rate for the Avnet LX-9 Microboard and ZedBoard or 9600 Baud Rate for the Digilent Nexys?3 Board.
When using the ZedBoard reference design in order to develop your own software, please make sure that the following options are set in “system_config.h”:
// Select between PS7 or AXI Interface #define USE_PS7 1 // SPI used in the design #define USE_SPI 0 // I2C used in the design #define USE_I2C 1 // Timer (+interrupts) used in the design #define USE_TIMER 0 // External interrupts used in the design #define USE_EXTERNAL 0 // GPIO used in the design #define USE_GPIO 0
Downloads
Avnet LX-9 MicroBoard:
Digilent Nexys?3:
Avnet ZedBoard:
More information
- Example questions:
- An error occurred while fetching this feed: http://ez.analog.com/community/feeds/allcontent/atom?community=2061
- ADP5589:鍵盤解碼器和I/O擴(kuò)展數(shù)據(jù)表
- AD5781 pmod Xilinx FPGA參考設(shè)計(jì)
- AD7991 pmod Xilinx FPGA參考設(shè)計(jì)
- AD7156 pmod Xilinx FPGA參考設(shè)計(jì)
- AD7091R pmod Xilinx FPGA參考設(shè)計(jì)
- AD7193 pmod Xilinx FPGA參考設(shè)計(jì)
- AD5541A pmod Xilinx FPGA參考設(shè)計(jì)
- AD5628 pmod Xilinx FPGA參考設(shè)計(jì)
- ADXL345 pmod Xilinx FPGA參考設(shè)計(jì)
- ADT7420 pmod Xilinx FPGA參考設(shè)計(jì)
- ADXL362 pmod Xilinx FPGA參考設(shè)計(jì)
- AD7780 pmod Xilinx FPGA參考設(shè)計(jì)
- ADP5589輸入鍵盤和GPIO Linux驅(qū)動(dòng)程序
- AD5933 pmod Xilinx FPGA參考設(shè)計(jì)
- SSM2518 pmod Xilinx FPGA參考設(shè)計(jì)
- Xilinx fpga芯片系列有哪些 2330次閱讀
- Xilinx FPGA IP之Block Memory Generator功能概述 1955次閱讀
- 基于Xilinx FPGA的邊界掃描應(yīng)用 1105次閱讀
- 使用Xilinx FPGA實(shí)現(xiàn)OFDM系統(tǒng) 850次閱讀
- Xilinx FPGA時(shí)序約束設(shè)計(jì)和分析 1359次閱讀
- Xilinx 7系列FPGA管腳是如何定義的? 1w次閱讀
- Xilinx FPGA的FMC介紹 5643次閱讀
- digilentIO擴(kuò)展模塊介紹 1190次閱讀
- Xilinx FPGA的電源設(shè)計(jì)詳解 1w次閱讀
- 基于Xilinx FPGA用于ASIC前端驗(yàn)證的問題總結(jié) 1688次閱讀
- Xilinx品牌FPGA使用的三種證書 4193次閱讀
- Xilinx FPGA底層資源架構(gòu)與設(shè)計(jì)規(guī)范 4910次閱讀
- 無驅(qū)動(dòng)問題的Zynq搭配Pmod開發(fā)解決方案 1830次閱讀
- 基于Xilinx FPGA的通用信號(hào)采集器 1791次閱讀
- Maxim為三款Xilinx FPGA參考設(shè)計(jì)提供電源管理方案 1163次閱讀
下載排行
本周
- 1電子電路原理第七版PDF電子教材免費(fèi)下載
- 0.00 MB | 1491次下載 | 免費(fèi)
- 2單片機(jī)典型實(shí)例介紹
- 18.19 MB | 95次下載 | 1 積分
- 3S7-200PLC編程實(shí)例詳細(xì)資料
- 1.17 MB | 27次下載 | 1 積分
- 4筆記本電腦主板的元件識(shí)別和講解說明
- 4.28 MB | 18次下載 | 4 積分
- 5開關(guān)電源原理及各功能電路詳解
- 0.38 MB | 11次下載 | 免費(fèi)
- 6100W短波放大電路圖
- 0.05 MB | 4次下載 | 3 積分
- 7基于單片機(jī)和 SG3525的程控開關(guān)電源設(shè)計(jì)
- 0.23 MB | 4次下載 | 免費(fèi)
- 8基于AT89C2051/4051單片機(jī)編程器的實(shí)驗(yàn)
- 0.11 MB | 4次下載 | 免費(fèi)
本月
- 1OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費(fèi)
- 2PADS 9.0 2009最新版 -下載
- 0.00 MB | 66304次下載 | 免費(fèi)
- 3protel99下載protel99軟件下載(中文版)
- 0.00 MB | 51209次下載 | 免費(fèi)
- 4LabView 8.0 專業(yè)版下載 (3CD完整版)
- 0.00 MB | 51043次下載 | 免費(fèi)
- 5555集成電路應(yīng)用800例(新編版)
- 0.00 MB | 33562次下載 | 免費(fèi)
- 6接口電路圖大全
- 未知 | 30320次下載 | 免費(fèi)
- 7Multisim 10下載Multisim 10 中文版
- 0.00 MB | 28588次下載 | 免費(fèi)
- 8開關(guān)電源設(shè)計(jì)實(shí)例指南
- 未知 | 21539次下載 | 免費(fèi)
總榜
- 1matlab軟件下載入口
- 未知 | 935053次下載 | 免費(fèi)
- 2protel99se軟件下載(可英文版轉(zhuǎn)中文版)
- 78.1 MB | 537793次下載 | 免費(fèi)
- 3MATLAB 7.1 下載 (含軟件介紹)
- 未知 | 420026次下載 | 免費(fèi)
- 4OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費(fèi)
- 5Altium DXP2002下載入口
- 未知 | 233046次下載 | 免費(fèi)
- 6電路仿真軟件multisim 10.0免費(fèi)下載
- 340992 | 191183次下載 | 免費(fèi)
- 7十天學(xué)會(huì)AVR單片機(jī)與C語言視頻教程 下載
- 158M | 183277次下載 | 免費(fèi)
- 8proe5.0野火版下載(中文版免費(fèi)下載)
- 未知 | 138039次下載 | 免費(fèi)
評(píng)論
查看更多