資料介紹
Spartan?-6 FPGAs are configured by loading application-specific configuration data—a bitstream—into internal memory. Spartan-6 FPGAs can load themselves from an external nonvolatile memory device or they can be configured by an external smart source, such as a microprocessor, DSP processor, microcontroller, PC, or board tester. In any case, there are two general configuration datapaths. The first is the serial datapath that is used to minimize the device pin requirements. The second datapath is the 8- or 16-bit datapath used for higher performance or access (or link) to industry-standard interfaces, ideal for external data sources like processors, or x8- or x16-parallel flash memory. Like processors and processor peripherals, Xilinx? FPGAs can be reprogrammed, in system, on demand, an unlimited number of times. Because Xilinx FPGA configuration data is stored in CMOS configuration latches (CCLs), it must be reconfigured after it is powered down. The bitstream is loaded each time into the device through special configuration pins. These configuration pins serve as the interface for a number of different configuration modes: ? JTAG configuration mode ? Master Serial/SPI configuration mode (x1, x2, and x4) ? Slave Serial configuration mode ? Master SelectMAP/BPI configuration mode (x8 and x16) ? Slave SelectMAP configuration mode (x8 and x16) The configuration modes are explained in detail in Chapter 2, Configuration Interface Basics. The specific configuration mode is selected by setting the appropriate level on the mode input pins M[1:0]。 The M1 and M0 mode pins should be set at a constant DC voltage level, either through pull-up or pull-down resistors (2.4 kΩ), or tied directly to ground or VCCO_2. The mode pins should not be toggled during or before configuration but can be toggled after. See Chapter 2, Configuration Interface Basics, for the mode pin setting options. The terms Master and Slave refer to the direction of the configuration clock (CCLK): ? In Master configuration modes, the Spartan-6 device drives CCLK from an internal oscillator by default or optional external master clock source GCLK0/USERCCLK. To select the desired frequency, the BitGen -g ConfigRate option is used for the internal oscillator. The default is 2 MHz. The CCLK output frequency varies with process, voltage, and temperature. The data sheet FMCCKTOL specification defines the frequency tolerance. A frequency tolerance of ±50% means that a ConfigRate setting of 10 could generate a CCLK rate of between 5 MHz and 15 MHz.The BitGen sectionof UG628, Command Line Tools User Guide provides more information. After configuration, the oscillator is turned OFF unless one of these conditions is met: ? SEU detection is used. ? CFGMCLK in STARTUP primitive is connected. ? The internal clock source is selected in SUSPEND mode (the oscillator is on only during the WAKEUP sequence)。 ? Encryption is enabled. CCLK is a dual-purpose pin. Before configuration, there is no on-chip pull-up. After configuration, it is a user pin unless PERSIST is used. ? In Slave configuration modes, CCLK is an input. The JTAG/boundary-scan configuration interface is always available, regardless of the mode pin settings.
- 從Spartan-6到Spartan-7 FPGA的遷移過程
- Spartan-6現(xiàn)場(chǎng)可編程門陣列的直流和開關(guān)特性數(shù)據(jù)手冊(cè) 12次下載
- Spartan-6 FPGA的配置教程說明 26次下載
- spartan-6 FPGA的數(shù)據(jù)手冊(cè)和直流及開關(guān)特性的資料說明 37次下載
- Xa Spartan-6 汽車FPGA芯片生產(chǎn)勘誤表資料免費(fèi)下載 7次下載
- spartan-6 FPGA的配置資料說明 20次下載
- spartan-6 FPGA的時(shí)鐘資源的用戶指南資料免費(fèi)下載 27次下載
- Spartan-6 FPGA塊RAM的技術(shù)參考資料免費(fèi)下載 13次下載
- spartan-6 FPGA可配置邏輯塊的用戶指南資料免費(fèi)下載 16次下載
- 如何在spartan-6 FPGA中使用GTP收發(fā)器的詳細(xì)資料說明 27次下載
- spartan-6 FPGA DSP48A1芯片的詳細(xì)資料介紹 31次下載
- spartan-6 FPGA的設(shè)備引出線和包裝規(guī)格介紹 8次下載
- Spartan-6 FPGA電氣特性 21次下載
- Spartan-6 FPGA Configuration User Guide 5次下載
- Virtex-6 FPGA GTX收發(fā) User Guide
- digilentAnvyl:Spartan-6 FPGA訓(xùn)練板介紹 3647次閱讀
- digilent Spartan-6 FPGA訓(xùn)練板介紹 2757次閱讀
- digilent Spartan-6 FPGA 介紹 3827次閱讀
- digilentNexys 3:Spartan-6 FPGA訓(xùn)練板介紹 2070次閱讀
- Scarab Hardware公司的mini Spartan6+開發(fā)板介紹 3713次閱讀
- Spartan-6 FPGA的時(shí)鐘資源及結(jié)構(gòu)介紹 7253次閱讀
- 一文詳解Spartan-6系列IO Tile結(jié)構(gòu) 8098次閱讀
- Spartan6的特點(diǎn)_Spartan-6系列各型號(hào)的邏輯資源 3.1w次閱讀
- Xilinx Spartan-6系列封裝概述和管腳分配 9196次閱讀
- Spartan-6 FPGA 的 ISE 工具快速入門視頻 6893次閱讀
- Xilinx可編程邏輯器件設(shè)計(jì)與開發(fā)(基礎(chǔ)篇)連載6:Spartan 1185次閱讀
- Xilinx可編程邏輯器件設(shè)計(jì)與開發(fā)(基礎(chǔ)篇)連載18:Spartan 537次閱讀
- Xilinx可編程邏輯器件設(shè)計(jì)與開發(fā)(基礎(chǔ)篇)連載17:Spartan 756次閱讀
- Xilinx可編程邏輯器件設(shè)計(jì)與開發(fā)(基礎(chǔ)篇)連載15:Spartan 6801次閱讀
- 6 FPGA LX9 MicroBoard成為學(xué)習(xí)FPGA的另一低成本方法 1132次閱讀
下載排行
本周
- 1電子電路原理第七版PDF電子教材免費(fèi)下載
- 0.00 MB | 1491次下載 | 免費(fèi)
- 2單片機(jī)典型實(shí)例介紹
- 18.19 MB | 95次下載 | 1 積分
- 3S7-200PLC編程實(shí)例詳細(xì)資料
- 1.17 MB | 27次下載 | 1 積分
- 4筆記本電腦主板的元件識(shí)別和講解說明
- 4.28 MB | 18次下載 | 4 積分
- 5開關(guān)電源原理及各功能電路詳解
- 0.38 MB | 11次下載 | 免費(fèi)
- 6100W短波放大電路圖
- 0.05 MB | 4次下載 | 3 積分
- 7基于單片機(jī)和 SG3525的程控開關(guān)電源設(shè)計(jì)
- 0.23 MB | 4次下載 | 免費(fèi)
- 8基于AT89C2051/4051單片機(jī)編程器的實(shí)驗(yàn)
- 0.11 MB | 4次下載 | 免費(fèi)
本月
- 1OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費(fèi)
- 2PADS 9.0 2009最新版 -下載
- 0.00 MB | 66304次下載 | 免費(fèi)
- 3protel99下載protel99軟件下載(中文版)
- 0.00 MB | 51209次下載 | 免費(fèi)
- 4LabView 8.0 專業(yè)版下載 (3CD完整版)
- 0.00 MB | 51043次下載 | 免費(fèi)
- 5555集成電路應(yīng)用800例(新編版)
- 0.00 MB | 33562次下載 | 免費(fèi)
- 6接口電路圖大全
- 未知 | 30320次下載 | 免費(fèi)
- 7Multisim 10下載Multisim 10 中文版
- 0.00 MB | 28588次下載 | 免費(fèi)
- 8開關(guān)電源設(shè)計(jì)實(shí)例指南
- 未知 | 21539次下載 | 免費(fèi)
總榜
- 1matlab軟件下載入口
- 未知 | 935053次下載 | 免費(fèi)
- 2protel99se軟件下載(可英文版轉(zhuǎn)中文版)
- 78.1 MB | 537793次下載 | 免費(fèi)
- 3MATLAB 7.1 下載 (含軟件介紹)
- 未知 | 420026次下載 | 免費(fèi)
- 4OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費(fèi)
- 5Altium DXP2002下載入口
- 未知 | 233046次下載 | 免費(fèi)
- 6電路仿真軟件multisim 10.0免費(fèi)下載
- 340992 | 191183次下載 | 免費(fèi)
- 7十天學(xué)會(huì)AVR單片機(jī)與C語言視頻教程 下載
- 158M | 183277次下載 | 免費(fèi)
- 8proe5.0野火版下載(中文版免費(fèi)下載)
- 未知 | 138039次下載 | 免費(fèi)
評(píng)論
查看更多