資料介紹
With the possible exceptions of speed, deterministic timing, and low power, few things are as
important to programmable logic designers as reconfigurability and available I/O. In-System
Programming (ISP) has provided a flexible means of reconfigurability, but this feature mandates
the availability of at least four pins to accommodate ISP and Boundary Scan operations. Some
ISP devices provide dual configurations of the JTAG pins, where the ISP pins may be
configured as general purpose I/O if not required for ISP or Boundary Scan. In most cases,
however, the designation of JTAG pins as I/O precludes this device from future ISP operations
unless the part is bulk erased using a VPP mode of erasure. Historically, the use of ISP
techniques exacerbated the issue of insufficient device I/O, especially for smaller devices with
low I/O counts.
Xilinx XPLA3 devices provide designers with a Port Enable pin, which both facilitates ISP and
provides a maximum number of I/O pins for any given macrocell count XPLA3 CPLD. This pin
serves as a control pin which may redirect JTAG pins that were previously configured as I/O.
The use of this feature requires very little external circuitry to provide for the dual capability of
JTAG pins as I/O.
important to programmable logic designers as reconfigurability and available I/O. In-System
Programming (ISP) has provided a flexible means of reconfigurability, but this feature mandates
the availability of at least four pins to accommodate ISP and Boundary Scan operations. Some
ISP devices provide dual configurations of the JTAG pins, where the ISP pins may be
configured as general purpose I/O if not required for ISP or Boundary Scan. In most cases,
however, the designation of JTAG pins as I/O precludes this device from future ISP operations
unless the part is bulk erased using a VPP mode of erasure. Historically, the use of ISP
techniques exacerbated the issue of insufficient device I/O, especially for smaller devices with
low I/O counts.
Xilinx XPLA3 devices provide designers with a Port Enable pin, which both facilitates ISP and
provides a maximum number of I/O pins for any given macrocell count XPLA3 CPLD. This pin
serves as a control pin which may redirect JTAG pins that were previously configured as I/O.
The use of this feature requires very little external circuitry to provide for the dual capability of
JTAG pins as I/O.
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- SLG47004 在系統(tǒng)編程指南
- SLG47004 在系統(tǒng)編程指南
- linux系統(tǒng)編程_中文版 0次下載
- C語言的嵌入式系統(tǒng)編程修煉之道 29次下載
- C嵌入式系統(tǒng)編程 14次下載
- C語言嵌入式系統(tǒng)編程教程 36次下載
- Memec_CoolRunner_XPLA3_Demo_Boar 0次下載
- XAPP334-使用XPLA3通用控制術(shù)語 0次下載
- 在系統(tǒng)可編程器件在模擬電路中的應(yīng)用
- C語言嵌入式系統(tǒng)編程教程
- 在Xilinx CoolRunner系列的XPLA3 CPL
- 介紹如何利用XPLA3的通用控制項(xiàng)的優(yōu)勢
- 介紹CoolRunner系列XPLA3 CPLD器件的宏單元
- 基于LonWorks的在系統(tǒng)編程技術(shù)
- 可編程操作界面在SCADA系統(tǒng)中的應(yīng)用
- Windows操作系統(tǒng)中的常用命令 246次閱讀
- 單片機(jī)通過USB升級固件的方法 1473次閱讀
- Rust的多線程編程概念和使用方法 803次閱讀
- cupkee系統(tǒng)的編程操作 435次閱讀
- 響應(yīng)式編程在Android開發(fā)中的實(shí)踐 1661次閱讀
- Linux操作系統(tǒng)編程講解:信號捕捉 2167次閱讀
- 詳談Linux操作系統(tǒng)編程的互斥量mutex 2406次閱讀
- PLC編程中定時(shí)器的指令介紹 1.5w次閱讀
- 基于Neuron芯片和CPLD器件實(shí)現(xiàn)在系統(tǒng)編程的軟件設(shè)計(jì) 782次閱讀
- 嵌入式系統(tǒng)的編程中指針直接操作內(nèi)存的方法介紹 3435次閱讀
- 干貨!使用嵌入式處理器對可編程邏輯器件重編程 1590次閱讀
- XC9500系列CPLD器件搖控編程的實(shí)現(xiàn) 2847次閱讀
- 智能天線在3G系統(tǒng)中的應(yīng)用簡介 1776次閱讀
- AMP或SMP: Zynq SoC操作系統(tǒng)在無線應(yīng)用中應(yīng)考慮的因素 1482次閱讀
- 單片機(jī)系統(tǒng)Flash存儲器在系統(tǒng)編程設(shè)計(jì) 3284次閱讀
下載排行
本周
- 1HFSS電磁仿真設(shè)計(jì)應(yīng)用詳解PDF電子教程免費(fèi)下載
- 24.30 MB | 128次下載 | 1 積分
- 2雷達(dá)的基本分類方法
- 1.25 MB | 4次下載 | 4 積分
- 3電感技術(shù)講解
- 827.73 KB | 2次下載 | 免費(fèi)
- 4從 MSP430? MCU 到 MSPM0 MCU 的遷移指南
- 1.17MB | 2次下載 | 免費(fèi)
- 5有源低通濾波器設(shè)計(jì)應(yīng)用說明
- 1.12MB | 2次下載 | 免費(fèi)
- 6RA-Eco-RA2E1-48PIN-V1.0開發(fā)板資料
- 35.59 MB | 2次下載 | 免費(fèi)
- 7面向熱插拔應(yīng)用的 I2C 解決方案
- 685.57KB | 1次下載 | 免費(fèi)
- 8愛普生有源晶體振蕩器SG3225EEN應(yīng)用于儲能NPC、新能源
- 317.46 KB | 1次下載 | 免費(fèi)
本月
- 12024年工控與通信行業(yè)上游發(fā)展趨勢和熱點(diǎn)解讀
- 2.61 MB | 763次下載 | 免費(fèi)
- 2HFSS電磁仿真設(shè)計(jì)應(yīng)用詳解PDF電子教程免費(fèi)下載
- 24.30 MB | 128次下載 | 1 積分
- 3繼電保護(hù)原理
- 2.80 MB | 36次下載 | 免費(fèi)
- 4正激、反激、推挽、全橋、半橋區(qū)別和特點(diǎn)
- 0.91 MB | 32次下載 | 1 積分
- 5labview實(shí)現(xiàn)DBC在界面加載配置
- 0.57 MB | 21次下載 | 5 積分
- 6在設(shè)計(jì)中使用MOSFET瞬態(tài)熱阻抗曲線
- 1.57MB | 15次下載 | 免費(fèi)
- 7GBT 4706.1-2024家用和類似用途電器的安全第1部分:通用要求
- 7.43 MB | 14次下載 | 免費(fèi)
- 8H橋中的電流感測
- 545.39KB | 7次下載 | 免費(fèi)
總榜
- 1matlab軟件下載入口
- 未知 | 935113次下載 | 10 積分
- 2開源硬件-PMP21529.1-4 開關(guān)降壓/升壓雙向直流/直流轉(zhuǎn)換器 PCB layout 設(shè)計(jì)
- 1.48MB | 420061次下載 | 10 積分
- 3Altium DXP2002下載入口
- 未知 | 233084次下載 | 10 積分
- 4電路仿真軟件multisim 10.0免費(fèi)下載
- 340992 | 191360次下載 | 10 積分
- 5十天學(xué)會AVR單片機(jī)與C語言視頻教程 下載
- 158M | 183329次下載 | 10 積分
- 6labview8.5下載
- 未知 | 81578次下載 | 10 積分
- 7Keil工具M(jìn)DK-Arm免費(fèi)下載
- 0.02 MB | 73804次下載 | 10 積分
- 8LabVIEW 8.6下載
- 未知 | 65985次下載 | 10 積分
評論
查看更多