資料介紹
Turbo codes [1] and LDPC codes [2] are the two best
known codes that are capable of achieving low bit error rates
(BER) at code rates approaching Shannon's capacity limit.
However, in order to achieve desired power and throughputs
for current applications (e.g., > 1Mbps in 3G wireless sys-
tems, > 1Gbps in magnetic recording systems), fully parallel
and pipelined iterative decoder architectures are needed.
Compared to turbo codes, LDPC codes enjoy a signiˉcant
advantage in terms of computational complexity and are
known to have a large amount of inherent parallelism [3].
However, the randomness of LDPC codes results in stringent
memory requirements that amount to an order of magnitude
increase in complexity compared to those for turbo codes.
A direct approach to implementing a parallel decoder ar-
chitecture would be to allocate, for each node or cluster of
nodes in the graph deˉning the LDPC code, a function unit
for computing the reliability messages, and employ an in-
terconnection network to route messages between function
nodes (see Fig.1). A major problem with this approach is
that the interconnection networks require complex wiring
to perform global routing of messages and hence must be
deeply pipelined (e.g., bidirectional multilayered networks
in [4] and 4096-input multiplexers per function unit in [5]).
Moreover, the randomness in the pattern of communicating
messages leads to routing and congestion problems on the
networks which require extensive bu?ering to resolve.
known codes that are capable of achieving low bit error rates
(BER) at code rates approaching Shannon's capacity limit.
However, in order to achieve desired power and throughputs
for current applications (e.g., > 1Mbps in 3G wireless sys-
tems, > 1Gbps in magnetic recording systems), fully parallel
and pipelined iterative decoder architectures are needed.
Compared to turbo codes, LDPC codes enjoy a signiˉcant
advantage in terms of computational complexity and are
known to have a large amount of inherent parallelism [3].
However, the randomness of LDPC codes results in stringent
memory requirements that amount to an order of magnitude
increase in complexity compared to those for turbo codes.
A direct approach to implementing a parallel decoder ar-
chitecture would be to allocate, for each node or cluster of
nodes in the graph deˉning the LDPC code, a function unit
for computing the reliability messages, and employ an in-
terconnection network to route messages between function
nodes (see Fig.1). A major problem with this approach is
that the interconnection networks require complex wiring
to perform global routing of messages and hence must be
deeply pipelined (e.g., bidirectional multilayered networks
in [4] and 4096-input multiplexers per function unit in [5]).
Moreover, the randomness in the pattern of communicating
messages leads to routing and congestion problems on the
networks which require extensive bu?ering to resolve.
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- LDPC編碼器解碼器產(chǎn)品簡(jiǎn)介(v2.0)
- PyTorch教程10.6之編碼器-解碼器架構(gòu)
- MPEG-4 ACC-LC解碼器-下載評(píng)估碼
- 高效的用于CMMB的LDPC解碼器設(shè)計(jì) 0次下載
- LDPC碼編碼器的FPGA實(shí)現(xiàn) 37次下載
- 液晶電視視頻解碼器基礎(chǔ)講解
- 基于FPGA的并行可變長(zhǎng)解碼器的實(shí)現(xiàn)
- EDA卷積碼編解碼器實(shí)現(xiàn)技術(shù) 0次下載
- 高碼率LDPC碼譯碼器的優(yōu)化設(shè)計(jì)與實(shí)現(xiàn)
- 基于CPLD的卷積碼編解碼器的設(shè)計(jì)
- TD-SCDMA Turbo 解碼器設(shè)計(jì)
- Low-Power Digital Vlsi Design An Overview 0次下載
- 關(guān)于LDPC碼的經(jīng)典論文 0次下載
- low_power VLSI Decoder archite 0次下載
- 基于蒙特卡羅仿真的LDPC解碼器功耗分析方法
- 數(shù)字播放器和解碼器 143次閱讀
- 數(shù)字音頻解碼器和聲卡 684次閱讀
- 詳解編碼器和解碼器電路 2776次閱讀
- 神經(jīng)編碼器-解碼器模型的歷史 712次閱讀
- 基于 Transformers 的編碼器-解碼器模型 726次閱讀
- 基于 RNN 的解碼器架構(gòu)如何建模 662次閱讀
- 二進(jìn)制解碼器到底是什么 6076次閱讀
- 通過(guò)利用FPGA器件和EP1s25F672I7芯片實(shí)現(xiàn)LDPC碼編碼器的設(shè)計(jì) 1603次閱讀
- 為什么LDPC碼不適合工業(yè)存儲(chǔ) 1929次閱讀
- 什么是視頻解碼器_有什么用 2.9w次閱讀
- 分析了各主流編解碼器的優(yōu)勢(shì)與不足,并對(duì)編解碼器的選擇給出建議 1.4w次閱讀
- dmx512解碼器怎么接線?dmx512解碼器接線圖 8.7w次閱讀
- 基于二分圖構(gòu)造LDPC碼的校驗(yàn)矩陣算法及性能分析 4929次閱讀
- 基于FPGA 的LDPC 碼編譯碼器聯(lián)合設(shè)計(jì) 4234次閱讀
- 音頻編解碼器技術(shù) 4925次閱讀
下載排行
本周
- 1電子電路原理第七版PDF電子教材免費(fèi)下載
- 0.00 MB | 1490次下載 | 免費(fèi)
- 2單片機(jī)典型實(shí)例介紹
- 18.19 MB | 92次下載 | 1 積分
- 3S7-200PLC編程實(shí)例詳細(xì)資料
- 1.17 MB | 27次下載 | 1 積分
- 4筆記本電腦主板的元件識(shí)別和講解說(shuō)明
- 4.28 MB | 18次下載 | 4 積分
- 5開(kāi)關(guān)電源原理及各功能電路詳解
- 0.38 MB | 10次下載 | 免費(fèi)
- 6基于AT89C2051/4051單片機(jī)編程器的實(shí)驗(yàn)
- 0.11 MB | 4次下載 | 免費(fèi)
- 7藍(lán)牙設(shè)備在嵌入式領(lǐng)域的廣泛應(yīng)用
- 0.63 MB | 3次下載 | 免費(fèi)
- 89天練會(huì)電子電路識(shí)圖
- 5.91 MB | 3次下載 | 免費(fèi)
本月
- 1OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費(fèi)
- 2PADS 9.0 2009最新版 -下載
- 0.00 MB | 66304次下載 | 免費(fèi)
- 3protel99下載protel99軟件下載(中文版)
- 0.00 MB | 51209次下載 | 免費(fèi)
- 4LabView 8.0 專(zhuān)業(yè)版下載 (3CD完整版)
- 0.00 MB | 51043次下載 | 免費(fèi)
- 5555集成電路應(yīng)用800例(新編版)
- 0.00 MB | 33562次下載 | 免費(fèi)
- 6接口電路圖大全
- 未知 | 30320次下載 | 免費(fèi)
- 7Multisim 10下載Multisim 10 中文版
- 0.00 MB | 28588次下載 | 免費(fèi)
- 8開(kāi)關(guān)電源設(shè)計(jì)實(shí)例指南
- 未知 | 21539次下載 | 免費(fèi)
總榜
- 1matlab軟件下載入口
- 未知 | 935053次下載 | 免費(fèi)
- 2protel99se軟件下載(可英文版轉(zhuǎn)中文版)
- 78.1 MB | 537791次下載 | 免費(fèi)
- 3MATLAB 7.1 下載 (含軟件介紹)
- 未知 | 420026次下載 | 免費(fèi)
- 4OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費(fèi)
- 5Altium DXP2002下載入口
- 未知 | 233045次下載 | 免費(fèi)
- 6電路仿真軟件multisim 10.0免費(fèi)下載
- 340992 | 191183次下載 | 免費(fèi)
- 7十天學(xué)會(huì)AVR單片機(jī)與C語(yǔ)言視頻教程 下載
- 158M | 183277次下載 | 免費(fèi)
- 8proe5.0野火版下載(中文版免費(fèi)下載)
- 未知 | 138039次下載 | 免費(fèi)
評(píng)論
查看更多